【24h】

The Design of Delay Insensitive Asynchronous 16-bit Microprocessor

机译:延迟不敏感异步16位微处理器的设计

获取原文
获取原文并翻译 | 示例

摘要

In recent, asynchronous design has been resurged to exploit potential advantages of asynchronous VLSI such as; highperformance, low power consumption, timing fault tolerance and design cost reduction. This paper describes our first design and implementation of DINAMIK project which aims to show realizability of potential merits of asynchronous VLSI and to establish the design methodology. In the design, ease of design(high modularity) and delay insensitivity was especially emphasized while power consumption, performance and area optimization were ignored as the first stage of the project. To acheive our main purpose simple architecture and a pessimistic delay assumption has been selected. DINAMIK has been fabricated as a SOG using 0.6 mu technology.
机译:最近,异步设计已被重新利用,以利用异步VLSI的潜在优势,例如:高性能,低功耗,定时容错和降低设计成本。本文介绍了我们的DINAMIK项目的第一个设计和实现,旨在展示异步VLSI潜在优点的可实现性并建立设计方法。在设计中,特别强调设计的简易性(高度模块化)和延迟不敏感,而功耗,性能和面积优化则被忽略为项目的第一阶段。为了达到我们的主要目的,选择了简单的体系结构和悲观的延迟假设。 DINAMIK已使用0.6微米技术制成SOG。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号