首页> 外文会议>Fourth ACM/IEEE International Symposium on Networks-on-Chip >A Low-Overhead Asynchronous Interconnection Network for GALS Chip Multiprocessors
【24h】

A Low-Overhead Asynchronous Interconnection Network for GALS Chip Multiprocessors

机译:用于GALS芯片多处理器的低开销异步互连网络

获取原文
获取原文并翻译 | 示例

摘要

A new asynchronous interconnection network is introduced for globally-asynchronous locally-synchronous (GALS)chip multiprocessors. The network eliminates the need for global clock distribution, and can interface multiple synchronous timing domains operating at unrelated clock rates. In particular, two new highly-concurrent asynchronous components are introduced which provide simple routing and arbitration/merge functions. Post-layout simulations in identical commercial 90nm technology indicate that comparable recent synchronous router nodes have 5.6-10.7x more energy per packet and 2.8-6.4x greater area than the new asynchronous nodes. Under random traffic, the network provides significantly lower latency and competitive throughput over the entire operating range of the 800 MHz network and through mid-range traffic rates for the 1.36 GHz network, but with degradation at higher traffic rates. Preliminary evaluations are also presented for a mixed-timing (GALS) network in a shared-memory parallel architecture, running both random traffic and parallel benchmark kernels, as well as directions for further improvement.
机译:针对全局异步本地同步(GALS)芯片多处理器引入了新的异步互连网络。该网络消除了对全局时钟分配的需求,并且可以连接以不相关的时钟速率运行的多个同步定时域。特别是,引入了两个新的高度并行的异步组件,它们提供了简单的路由和仲裁/合并功能。在相同的商用90nm技术中进行布局后仿真表明,与新的异步节点相比,可比的最新同步路由器节点每个数据包的能源消耗增加了5.6-10.7x,面积增加了2.8-6.4x。在随机流量的情况下,该网络在800 MHz网络的整个工作范围内以及在1.36 GHz网络的中端流量速率下,可显着降低延迟和竞争性吞吐量,但在较高的流量速率下性能会下降。还将对共享内存并行体系结构中的混合定时(GALS)网络,运行随机流量和并行基准内核的情况进行初步评估,并提供进一步改进的方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号