首页> 外文会议>IEEE International System-on-Chip Conference >ERFAN: Efficient reconfigurable fault-tolerant deflection routing algorithm for 3-D Network-on-Chip
【24h】

ERFAN: Efficient reconfigurable fault-tolerant deflection routing algorithm for 3-D Network-on-Chip

机译:ERFAN:3-D芯片的高效可重构容错偏转路由算法

获取原文

摘要

With degradation in transistors dimensions and complication of circuits, Three-Dimensional Network-on-Chip (3-D NoC) is presented as a promising solution in electronic industry. By increasing the number of system components on a chip, the probability of failure will increase. Therefore, proposing fault tolerance mechanisms is an important target in emerging technologies. In this paper, two efficient fault-tolerant routing algorithms for 3-D NoC are presented. The presented algorithms have significant improvement in performance parameters, in exchange for small area overhead. Simulation results show that even with the presence of faults, the network latency is decreased in comparison with state-of-the-art works. In addition, the network reliability is improved reasonably.
机译:随着晶体管尺寸和电路的复杂性的降解,三维网络(3-D NOC)被呈现为电子工业中有希望的解决方案。通过增加芯片上系统组件的数量,失败的可能性将增加。因此,提出容错机制是新兴技术的重要目标。在本文中,提出了两个有效的容错路由算法,用于3-D NOC。呈现的算法具有显着改善性能参数,以换取小面积开销。仿真结果表明,即使存在故障,与最先进的工程相比,网络延迟减少。此外,网络可靠性合理提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号