首页> 外文会议>IEEE International Conference on Industrial Technology >Logic synthesis of assertions for saftey-critical applications
【24h】

Logic synthesis of assertions for saftey-critical applications

机译:安全关键型应用的断言的逻辑综合

获取原文

摘要

In this work we propose the rather new approach to synthesize properties formulated in verification languages, in particular PSL, down to hardware level. Such flow can be useful especially for safety-critical applications to automatically generate runtime monitors at little additional design efforts. Existing assertion synthesis tools from both academia and industry are presented as well as evaluation results concerning their features and drawbacks. The main part of this work focuses on the development of a proposed own tool flow which could benefit from available commercial and/or open-source tools like PSL parsers and equivalence checkers. The paper concludes with an outlook to future work in order to smoothly integrate our proposed approach into an existing state-of-the-art FPGA design flow. First resource estimations from previous work showed that optimized hardware assertion checkers may make up only a few percentage of the designs complete size.
机译:在这项工作中,我们提出了一种相当新的方法来综合使用验证语言(尤其是PSL)到硬件级别制定的属性。这样的流程对于安全性至关重要的应用程序特别有用,它只需很少的额外设计工作即可自动生成运行时监视器。介绍了来自学术界和行业的现有断言综合工具,以及有关其功能和缺点的评估结果。这项工作的主要内容集中在拟议的工具流程的开发上,该工具流程可从可用的商业和/或开源工具(例如PSL解析器和等效检查器)中受益。本文以对未来工作的展望作为结束,以便将我们提出的方法平稳地集成到现有的最新FPGA设计流程中。先前工作的第一笔资源估算表明,优化的硬件断言检查器可能仅占设计完整尺寸的一小部分。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号