【24h】

Ultra-fine grain FPGAs: A granularity study

机译:超细晶粒FPGA:粒度研究

获取原文

摘要

In this paper, we investigate the opportunity to use ultra-fine grain logic cells to design reconfigurable circuits. We use ultra-fine grain computation cells, built with only 7 Double-Gate Carbon Nanotubes FETs, and we arrange them into regular matrices with a fixed and incomplete interconnection pattern, in order to minimize the reconfigurable interconnection overhead. We subsequently organize them into Field-Programmable Gate Arrays (FPGAs) suited to ultra-fine grain reconfigurability. To assess this architectural scheme in an efficient and objective manner, we propose a complete benchmarking tool flow, which enables the optimization of the specific interconnection topologies. We finally perform the evaluation with widely used circuit benchmarks, and we show that the matrices have an optimal size of 3 by 3, while the ultra-fine grain FPGA demonstrated an area saving of up to 62% with respect to the CMOS LUT FPGA counterpart.
机译:在本文中,我们调查了使用超细晶粒逻辑电池设计可重新配置电路的机会。 我们使用超细晶粒计算单元,仅用7个双栅极碳纳米管FET构建,并用固定和不完整的互连图案将它们布置成常规矩阵,以便最小化可重新配置的互连开销。 我们随后将它们组织成适合于超细晶粒重新配置性的现场可编程门阵列(FPGA)。 为了以高效且客观的方式评估该架构方案,我们提出了一个完整的基准测试工具流,这使得能够优化特定的互连拓扑。 我们终于使用广泛使用的电路基准进行了评估,我们表明矩阵具有3×3的最佳尺寸,而超细晶粒FPGA相对于CMOS LUT FPGA对应物显示出高达62%的区域。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号