首页> 外文会议>Proceedings of the 16th international ACM/SIGDA symposium on Field programmable gate arrays >High-quality, deterministic parallel placement for FPGAs on commodity hardware
【24h】

High-quality, deterministic parallel placement for FPGAs on commodity hardware

机译:FPGA在商用硬件上的高质量,确定性并行放置

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we describe the application of two parallelization strategies to the Quartus II FPGA placer. The first uses a pipelining approach and achieves speedups of 1.3x on two processing cores. The second uses a parallel moves approach and achieves speedups of 2.2x on four cores. Unlike all previous parallel moves algorithms, ours is deterministic and always gives the same answer as the serial version of the algorithm, without any significant reduction in performance. >We also describe a process to quantify multi-core performance effects, such as memory subsystem limitations and explicit synchronization overhead, and fully describe these effects on a CAD tool for the first time. Memory limitations alone are found to cost up to 35% of total runtime. Unlike previous algorithms, our algorithms have negligible explicit synchronization overhead. These results are relevant to both CAD designers and to any developers seeking to parallelize existing software.>>> af++ US7827510B1 . 2010-11-02

机译:使用硬件描述语言的嵌入式FPGAS增强了硬件调试

  • 机译:通过创建硬件对象来对现场可编程门阵列(FPGA)和相关重新配置资源的硬件进行编程的系统和方法,就好像它们是软件一样

  • 5. Parallel symbolic execution on cluster of commodity hardware [P] . 外国专利: US8863096B1 . 2014-10-14

    机译:在商品硬件集群上并行执行符号

  • 获取原文

    客服邮箱:kefu@zhangqiaokeyan.com

    京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
    • 客服微信

    • 服务号