首页> 外文会议>Proceedings of ANALOG 2016, ITG/GMM-Symposium >Fault Injection and Mixed-Level Simulation for Analog Circuits - A Case Study
【24h】

Fault Injection and Mixed-Level Simulation for Analog Circuits - A Case Study

机译:模拟电路的故障注入和混合级仿真-案例研究

获取原文
获取原文并翻译 | 示例

摘要

The design of safety critical systems requires an efficient methodology for an effective fault effect simulation for analog and digital circuits where analog fault injection and fault effect simulation is currently a field of active research and commercial tools are not available yet. This article begins by discussing fault injection strategies for analog circuits applied on a case study with two topologies of a Voltage Controlled Oscillator (VCO). In the second part it performs on the basis of the example of a Wireless Sensor Network (WSN) node, how far different mixed level implementations with Verilog-A and SPICE can affect the simulation time and points out which component consumes the major part of the simulation time.
机译:安全关键系统的设计需要一种有效的方法来对模拟和数字电路进行有效的故障效果仿真,而模拟故障注入和故障效果仿真目前是一个活跃的研究领域,尚无商用工具可用。本文从讨论模拟电路的故障注入策略开始,该策略应用于具有压控振荡器(VCO)两种拓扑结构的案例研究。在第二部分中,它基于无线传感器网络(WSN)节点的示例执行,使用Verilog-A和SPICE的不同混合级别实现对仿真时间有多大影响,并指出哪个组件消耗了主要部分。模拟时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号