首页> 外文学位 >Transition faults and transition path delay faults: Test generation, path selection, and built-in generation of functional broadside tests.
【24h】

Transition faults and transition path delay faults: Test generation, path selection, and built-in generation of functional broadside tests.

机译:过渡故障和过渡路径延迟故障:测试生成,路径选择以及功能性侧面测试的内置生成。

获取原文
获取原文并翻译 | 示例

摘要

As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing is indispensable to guarantee the correct timing behavior of the circuits. In this dissertation, we describe methods developed for three aspects of delay testing in scan-based circuits: test generation, path selection and built-in test generation.;We first describe a deterministic broadside test generation procedure for a path delay fault model named the transition path delay fault model, which captures both large and small delay defects. Under this fault model, a path delay fault is detected only if all the individual transition faults along the path are detected by the same test. To reduce the complexity of test generation, sub-procedures with low complexity are applied before a complete branch-and-bound procedure. Next, we describe a method based on static timing analysis to select critical paths for test generation. Logic conditions that are necessary for detecting a path delay fault are considered to refine the accuracy of static timing analysis, using input necessary assignments. Input necessary assignments are input values that must be assigned to detect a fault. The method calculates more accurate path delays, selects paths that are critical during test application, and identifies undetectable path delay faults. These two methods are applicable to off-line test generation. For large circuits with high complexity and frequency, built-in test generation is a cost-effective method for delay testing. For a circuit that is embedded in a larger design, we developed a method for built-in generation of functional broadside tests to avoid excessive power dissipation during test application and the overtesting of delay faults, taking the functional constraints on the primary input sequences of the circuit into consideration. Functional broadside tests are scan-based two-pattern tests for delay faults that create functional operation conditions during test application. To avoid the potential fault coverage loss due to the exclusive use of functional broadside tests, we also developed an optional DFT method based on state holding to improve fault coverage. High delay fault coverage can be achieved by the developed method for benchmark circuits using simple hardware.
机译:随着数字集成电路的时钟频率和复杂性迅速增加,延迟测试对于保证电路正确的定时行为必不可少。在本文中,我们描述了针对基于扫描的电路中的延迟测试的三个方面开发的方法:测试生成,路径选择和内置测试生成。我们首先描述了路径延迟故障模型的确定性宽边测试生成过程,该模型称为过渡路径延迟故障模型,可同时捕获大和小的延迟缺陷。在此故障模型下,仅当通过同一测试检测到沿路径的所有单个过渡故障时,才检测到路径延迟故障。为了降低测试生成的复杂性,在完整的分支定界过程之前应用具有低复杂度的子过程。接下来,我们描述一种基于静态时序分析的方法,以选择用于测试生成的关键路径。使用输入必要的分配,可以考虑检测路径延迟故障所需的逻辑条件,以提高静态时序分析的准确性。输入必要的分配是必须分配以检测故障的输入值。该方法计算出更准确的路径延迟,选择在测试应用过程中至关重要的路径,并识别出不可检测的路径延迟故障。这两种方法适用于离线测试生成。对于具有高复杂度和频率的大型电路,内置测试生成是一种经济高效的延迟测试方法。对于更大设计中嵌入的电路,我们开发了一种方法,用于内置生成功能性宽带测试,以避免测试应用过程中的过多功耗以及延迟故障的过度测试,并考虑了对主输入序列的功能约束。电路考虑在内。功能性侧面测试是基于扫描的两模式测试,用于延迟故障,这些故障会在测试应用程序期间创建功能性运行条件。为了避免由于仅使用功能性侧面测试而导致的潜在故障覆盖范围损失,我们还开发了一种基于状态保持的可选DFT方法,以改善故障范围。通过使用简单的硬件为基准电路开发的方法可以实现高延迟故障覆盖率。

著录项

  • 作者

    Yao, Bo.;

  • 作者单位

    Purdue University.;

  • 授予单位 Purdue University.;
  • 学科 Engineering Computer.
  • 学位 Ph.D.
  • 年度 2013
  • 页码 100 p.
  • 总页数 100
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号