首页> 外文学位 >Design techniques for ultra-low-voltage and ultra-low-power pipelined ADCs.
【24h】

Design techniques for ultra-low-voltage and ultra-low-power pipelined ADCs.

机译:超低压和超低功耗流水线ADC的设计技术。

获取原文
获取原文并翻译 | 示例

摘要

This thesis addresses two important aspects of pipelined analog-to-digital converter (ADC) design. The first one is regarding a pipelined ADC with ultra-low supply voltage. As CMOS technology advances, lower supply voltages are expected in the near future. We explore its design feasibility and implications. The second aspect is related to minimizing the total power consumption of the pipelined ADC. In particular the power associated with the reference voltage buffer is addressed.;A 0.5V 8bit pipelined ADC operating at 10MS/ss is proposed. The ADC uses true low-voltage design techniques that do not require any on-chip supply or clock voltage boosting. The switch OFF leakage in the sampling circuit is suppressed using a cascaded sampling technique. A front-end signal-path sample-and-hold amplifier (SHA) is avoided by using a coarse auxiliary sample and hold (S/H) for the sub-ADC and by synchronizing the sub-ADC and signal path sampling circuit. A 0.5V operational transconductance amplifier (OTA) is presented that provides interstage amplification with an 8bit performance for the pipelined ADC operating at 10MS/s. The prototype chip has eight identical stages and stage scaling was not used. It consumes 2.4mW for 10MS/s operation at 0.5V supply voltage. Measured peak SNDR is 48.1 dB and peak SFDR is 57 2dB for a full-scale sinusoidal input. Maximal integral nonlinearity (INL) and differential nonlinearity (DNL) are 1.12LSB/- 1.19LSB and 0.55LSB/-0.48LSB, respectively. The prototype achieves a figure-of-merit (FOM) of 1.15pJ/Conv. Step. It was fabricated on a standard 90nm CMOS process and measures 1.2mm x 1.2mm.;A low power stage architecture for a IV 8bit 100MS/s pipelined ADC using current-charge-pump multiplying digital-to-analog conversion (MDAC) circuit is presented. By avoiding the use of OTAs for the interstage amplification and eliminating power hungry buffers for the reference voltages, the proposed current-charge-pump pipelined ADC consumes much less power and thus achieves very high operation efficiency. Two versions of inverter based comparators are employed in the signal and sub-ADC paths. The design involves minimum analog circuitry and is digital dominant. It consumes 1.39mW for 100MS/s operation at 1V supply voltage. Measured peak SNDR and SFDR are 37.1dB and 46.7dB respectively, with a -1dBFS sinusoidal input at Nyquist frequency. Maximum INL and DNL are 2LSB/-2.3LSB and 1LSB/-0.8LSB, respectively. This concept-proving prototype achieves an FOM of 2370/Conv. Step while largely alleviating the requirement of reference voltage buffers. The core circuit occupies 0.044mm2. The design was fabricated on a standard 90nm CMOS process using regular V T devices.
机译:本文着眼于流水线模数转换器(ADC)设计的两个重要方面。第一个是关于具有超低电源电压的流水线ADC。随着CMOS技术的发展,预计不久的将来电源电压会降低。我们探索其设计可行性和意义。第二方面涉及最小化流水线ADC的总功耗。特别地,解决了与参考电压缓冲器相关的功率。提出了一种工作在10MS / ss的0.5V 8位流水线ADC。 ADC使用真正的低压设计技术,不需要任何片上电源或时钟电压提升。使用级联采样技术可以抑制采样电路中的开关泄漏。通过为子ADC使用粗略的辅助采样和保持(S / H)并使子ADC与信号路径采样电路同步,可以避免使用前端信号路径采样和保持放大器(SHA)。提出了一个0.5V的运算跨导放大器(OTA),它以10MS / s的速度提供流水线ADC的级间放大,具有8位性能。原型芯片具有八个相同的阶段,并且未使用阶段缩放。在0.5V电源电压下,以10MS / s的速度运行时消耗2.4mW的功率。对于满量程正弦输入,测得的峰值SNDR为48.1 dB,峰值SFDR为57 2dB。最大积分非线性(INL)和微分非线性(DNL)分别为1.12LSB /-1.19LSB和0.55LSB / -0.48LSB。该原型的品质因数(FOM)为1.15pJ / Conv。步。它采用标准的90nm CMOS工艺制造,尺寸为1.2mm x 1.2mm。采用电流电荷泵乘法数模转换(MDAC)电路的IV 8位100MS / s流水线ADC的低功耗级架构是:提出了。通过避免将OTA用于级间放大并消除用于参考电压的功率消耗缓冲器,所提出的电流-电荷泵流水线ADC消耗的功率少得多,从而实现了很高的工作效率。在信号和子ADC路径中采用了两种版本的基于反相器的比较器。该设计涉及最少的模拟电路,并且以数字为主。在1V电源电压下,以100MS / s的速度工作时,其功耗为1.39mW。测得的SNDR和SFDR峰值分别为37.1dB和46.7dB,在奈奎斯特频率下具有-1dBFS的正弦输入。最大INL和DNL分别为2LSB / -2.3LSB和1LSB / -0.8LSB。该概念验证型原型的FOM为2370 / Conv。在很大程度上减轻基准电压缓冲器要求的同时采取步骤。核心电路占地0.044mm2。该设计是使用常规V T器件在标准的90nm CMOS工艺上制造的。

著录项

  • 作者

    Shen, Junhua.;

  • 作者单位

    Columbia University.;

  • 授予单位 Columbia University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2010
  • 页码 157 p.
  • 总页数 157
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号