首页> 中文期刊> 《电子元件与材料》 >一种改进输入级结构的轨至轨运算放大器设计

一种改进输入级结构的轨至轨运算放大器设计

         

摘要

基于0.18μm CMOS标准工艺设计了一种改进输入级结构的轨至轨运算放大器电路.该电路由输入级电路、共源共栅放大电路、共源输出电路及偏置电路组成.通过引入正反馈的MOS耦合对管将输入级电路改进为预放大电路,然后对其进行了详细分析,利用Cadence软件对电路进行仿真.仿真结果表明本文结构的低频直流开环增益可以达到80 dB,比相同参数下的普通结构高20 dB左右.相位裕度达到73o,共模输入电压范围满足全幅摆动,共模抑制比低频时可以达到107 dB.%Based on 0.18μm CMOS standardprocess, a rail-to-rail operational amplifier circuit which can improve the input stage structure was designed.The circuit was composed of the input stage circuit, the cascode amplifier circuit, the common source output circuit and the bias circuit. The input stage circuit was improved as a pre amplifier circuit by introducing the MOS coupling with positive feedback, a detailed analysis was carried out, and the circuit was simulated by using Cadence software. The simulation results indicate that the circuit has a DC open-loop gain of 80 dB, which is about 20 dB higher than the ordinary structure under the same parameters. The phase margin is 73°, the common-mode rejection ratio (CMRR) is 107 dB at low frequency, and the common-mode input voltage range also meets the full swing.

著录项

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号