首页> 中文期刊> 《西安邮电学院学报》 >基于阵列处理器的去块滤波算法并行化设计

基于阵列处理器的去块滤波算法并行化设计

         

摘要

针对多视点视频编码中去块滤波算法处理复杂、计算耗时等问题,通过分析去块滤波算法的可并行性和数据相关性,提出了一种并行化映射方案.利用面向视频编解码的动态可编程可重构阵列处理器DPR CODEC(Dynamic Programmable Reconfigurable array processor)平台,设计并实现了基于阵列处理器的去块滤波并行算法.实验结果表明,该方法与单核处理器的串行实现方案相比数据加载时间降低了30.9倍、算法执行和总处理时间加速比分别达到12.3和28.0,有效减少了视频编解码时间,提高了去块滤波算法的运算效率.%Based on analyzing the parallelism and data dependency of deblocking filtering algorithm in multi-view video coding,a feasible parallel mapping scheme is presented for enhancing the efficiency in light of the complexity and time-consuming problem.The scheme based on a DPR-CODEC platform,which is a dynamic programmable reconfigurable array processor for video codec designed by our team.Experimental results show that,compared with that serial implement on a single-processor,the proposed algorithm of deblocking filtering on the multiprocessor gains speedup ratio as high as 30.9,12.3 and 28.0 times respectively in the data loading,algorithm execution and total processing time.The method reduces the coding time effectively,and improves processing efficiency of deblocking filtering procedure.

著录项

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号