首页> 中文期刊> 《微电子技术》 >Dielectric Integration for Sub - MicronHigh Performance Integrated Circuits

Dielectric Integration for Sub - MicronHigh Performance Integrated Circuits

         

摘要

cqvip:With the continued scaling of semiconductor devices, dielectric proceesses arefacing some major technological challenges. Many issues are being raised including high as-pect ratio gap fill, planarization, low dielectric constant, multilevel intereonnects integra-tion and cost-of-ownership. In this paper, the issues related to dielectric deposition and in-tegration at various stages of the device fabrication including active area isolation, poly/metal insulation, inter-metal and intra-metal insulation and device passivation are dis-cussed. Current avallable technologies such as ozone/TEOS are eompared with high densityplasma CVD and spin-on glass (SOG). The integration of chemical mechanical polishing(CMP) with various dielectric deposition schemes, and the benefits of CMP for all interlev-el dielectric planarization will be highlighted. The need for low dielectric constant materichfor sub-half ndcron technologies and the use of fow dielectric constant materials for intermet-al applications in combination with simultaneous formation of via plug and metal intercon-nects with CMP planarization are highlighted.

著录项

  • 来源
    《微电子技术》 |1999年第3期|P.41-47|共7页
  • 作者

  • 作者单位
  • 原文格式 PDF
  • 正文语种 chi
  • 中图分类
  • 关键词

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号