首页> 中文期刊> 《现代电子技术》 >高性能维特比在卫星导航接收机中FPGA实现

高性能维特比在卫星导航接收机中FPGA实现

         

摘要

卫星定位接收机中卷积码译码即维特比译码器,在处理器中面临占有资源较多、处理时间过长等问题,为了减少处理器资源的占用和提高处理速度,采用并行加比选蝶形单元的的方法,在FPGA平台上用硬件描述语言设计一种高性能维特比译码器,作为GPS L2频点和GALILEO E1频点接收机的通用译码器,在GPS和GALILEO接收机上运用,大大减少资源使用,提高接收机的处理速度.%The existing convolutinal code decoder-Viterbi decoder in satellite position receiverbe is confronted with the problems of multi-resource occupation and long time processing. A method of using parallel plus selection butterfly unit is a-dopted to reduce the ocupation of processer resource and increase the processing speecd. A high-performance Viterbi decoder was designed with hardware description language on the FPGA platform. It works on GPS and GALILEO receiver as a general decoder of GPS L2 and Galileo El frequency point receiver, and can reduce the resource occupation and improve the processing speed of receivers.

著录项

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号