...
首页> 外文期刊>VLSI Design >Fault Detection and Fault Diagnosis Techniques for Lookup Table FPGAs
【24h】

Fault Detection and Fault Diagnosis Techniques for Lookup Table FPGAs

机译:查找表FPGA的故障检测和故障诊断技术

获取原文
           

摘要

In this paper, we present a novel fault detection and fault diagnosis technique for Field Programmable Gate Arrays (FPGAs). The cell is configured to implement abijectivefunction to simplify the testing of the whole cell array. The whole chip is partitioned into disjoint one-dimensional arrays of cells. For the lookup table (LUT), a fault may occur at the memory matrix, decoder, input or output lines. The input patterns can be easily generated with ak-bit binary counter, wherekdenotes the number of input lines of a configurable logic block (CLB). Theoretical proofs show that the resulting fault coverage is 100%. According to the characteristics of the bijective cell function, a novel built-in self-test structure is also proposed. Our BIST approaches have the advantages of requiring less hardware resources for test pattern generation and output response analysis. To locate a faulty CLB, two diagnosis sessions are required. However, the maximum number of configurations isk+ 4 for diagnosing a faulty CLB. The diagnosis complexity of our approach is also analyzed. Our results show that the time complexity is independent of the array size of the FPGA. In other words, we can make the FPGA array C-diagnosable.
机译:在本文中,我们提出了一种针对现场可编程门阵列(FPGA)的新型故障检测和故障诊断技术。该单元被配置为实现双功能,以简化整个单元阵列的测试。整个芯片被分成不相交的一维单元阵列。对于查找表(LUT),可能在存储矩阵,解码器,输入或输出线处发生故障。输入模式可以使用ak位二进制计数器轻松生成,其中k表示可配置逻辑块(CLB)的输入线数。理论证明表明,由此产生的故障覆盖率为100%。根据双射细胞功能的特点,提出了一种新型的内置自测结构。我们的BIST方法具有以下优势:需要较少的硬件资源来进行测试模式生成和输出响应分析。要找到故障的CLB,需要两次诊断。但是,用于诊断故障CLB的最大配置数量为kk + 4。还分析了我们方法的诊断复杂性。我们的结果表明,时间复杂度与FPGA的阵列大小无关。换句话说,我们可以使FPGA阵列可以进行C诊断。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号