...
首页> 外文期刊>Microprocessors and microsystems >Optimal processor dynamic-energy reduction for parallel workloads on heterogeneous multi-core architectures
【24h】

Optimal processor dynamic-energy reduction for parallel workloads on heterogeneous multi-core architectures

机译:最佳处理器动态能降低并行工作负载 异质多核架构

获取原文
获取原文并翻译 | 示例
           

摘要

With the increase in the number of cores in processor chips observed in recent years, design choices such as the number of cores in chip, the amount of resources per core, and whether to design homogeneous or heterogeneous chips need to be given proper support. Several studies on heterogeneous multi-core processors are concerned with performance improvements. In this work, we propose mathematical models to analyze some of these design issues with focus on the reduction of processor dynamic energ
机译:随着近年来的处理器芯片中的核心数量的增加,设计选择,如芯片中的核心数,每座核心量,以及是否设计均匀或异构芯片需要得到适当的支持。关于异质多核处理器的几项研究涉及性能改进。在这项工作中,我们提出了数学模型来分析一些这些设计问题,重点是处理器动态energ的减少

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号