...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Verification of Digital RF Processors: RF, Analog, Baseband, and Software
【24h】

Verification of Digital RF Processors: RF, Analog, Baseband, and Software

机译:验证数字RF处理器:RF,模拟,基带和软件

获取原文
获取原文并翻译 | 示例
           

摘要

Single-chip RF SoCs are seeing widespread acceptance in wireless applications. In this paper we address the issue of design verification of single-chip RF SOCs in a framework that accepts RF input and analyzes receiver BER performance and transmitter output distortion and phase noise by processing several thousand packets of baseband information while compensation algorithms are simultaneously executed. No comprehensive methodology exists to date for designing such complex systems. This paper present a novel approach that allows building complex RF SoC systems based on VHDL modeling and simulation and opens up major avenues of model development for RF and analog circuits. This approach has been successfully applied to verify two generations of digital RF processors (DRP) in deep-submicron technologies
机译:单芯片RF SoC在无线应用中得到了广泛的接受。在本文中,我们解决了在接受RF输入并通过处理数千个基带信息同时执行补偿算法的情况下分析接收器BER性能以及发送器输出失真和相位噪声的框架中对单芯片RF SOC进行设计验证的问题。迄今为止,还没有用于设计这种复杂系统的综合方法。本文提出了一种新颖的方法,该方法允许基于VHDL建模和仿真构建复杂的RF SoC系统,并为RF和模拟电路的模型开发开辟了主要途径。该方法已成功应用于验证深亚微米技术中的两代数字RF处理器(DRP)

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号