...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Pulsewidth control loop in high-speed CMOS clock buffers
【24h】

Pulsewidth control loop in high-speed CMOS clock buffers

机译:高速CMOS时钟缓冲器中的脉宽控制环路

获取原文
获取原文并翻译 | 示例
           

摘要

In high-speed CMOS clock buffer design, the duty cycle of a clock is liable to be changed when the clock passes through a multistage buffer because the circuit is not pure digital. Signal quality degradation is influenced by temperature and process deviation. In this paper, we propose a pulsewidth control loop to get required pulsewidth. To investigate the loop stability, a linearized small signal analysis model is used. Results of SPICE simulation show that the pulsewidth can be well controlled if the loop parameters are properly chosen. The pulsewidth can be easily adjusted to a desired value by sizing the ratio of transistor sizes in the current mirror of charge pump.
机译:在高速CMOS时钟缓冲器设计中,由于时钟不是纯数字电路,因此当时钟通过多级缓冲器时,时钟的占空比易于改变。信号质量下降受温度和过程偏差的影响。在本文中,我们提出了一个脉宽控制环来获得所需的脉宽。为了研究环路稳定性,使用了线性化的小信号分析模型。 SPICE仿真的结果表明,如果正确选择环路参数,则可以很好地控制脉冲宽度。通过调整电荷泵电流镜中晶体管尺寸的比例,可以轻松地将脉冲宽度调整为所需值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号