...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A partitioning scheme for optimizing interconnect power
【24h】

A partitioning scheme for optimizing interconnect power

机译:一种优化互连电源的分区方案

获取原文
获取原文并翻译 | 示例
           

摘要

An architecture-synthesis technique for the low-power implementation of real-time applications is presented. The technique uses algorithm partitioning to preserve locality in the assignment of operations to hardware units. This results in reduced usage of long high-capacitance buses, fewer accesses to multiplexors and buffers, and more compact layouts. Experimental results show average reductions in bus and multiplexor power of 57.8 and 56.0%, respectively, resulting in an average reduction of 25.8% in total power. In addition, we analyze the effect of varying levels of partitioning on power consumption and present models for estimating bus capacitance.
机译:提出了一种用于实时应用的低功耗实现的架构综合技术。该技术使用算法分区来保留对硬件单元的操作分配中的局部性。这样可以减少长电容总线的使用量,减少对多路复用器和缓冲器的访问,并简化布局。实验结果表明,总线和多路复用器的平均功率分别降低了57.8%和56.0%,从而使总功率平均降低了25.8%。此外,我们分析了不同分区划分对功耗的影响,并提出了用于估算总线电容的模型。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号