...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Phase-Selecting Digital Phase-Locked Loop With Bandwidth Tracking in 65-nm CMOS Technology
【24h】

A Phase-Selecting Digital Phase-Locked Loop With Bandwidth Tracking in 65-nm CMOS Technology

机译:A Phase-Selecting Digital Phase-Locked Loop With Bandwidth Tracking in 65-nm CMOS Technology

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a digital phase-locked loop (DPLL) used for GHz clock generation in large digital systems with $>100times$ range of operating frequency. The DPLL uses phase selection and interpolation as the digital-controlled oscillator (DCO). A bandwidth-tracking technique that uses replica delay cells in the DCO and the phase detector (PD) is introduced to enable stable operation across the frequency range without calibration. Measurement results show that the DPLL achieves an output frequency up to 1.8 GHz in a 65-nm CMOS technology. Nearly constant damping factor and the tracking of the loop bandwidth to reference frequency are shown with a dynamic sweep of 8 $times$ reference frequency range (from 28 MHz to 225 MHz with core frequency of 3.6 GHz).

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号