...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 1.0–4.0-Gb/s All-Digital CDR With 1.0-ps Period Resolution DCO and Adaptive Proportional Gain Control
【24h】

A 1.0–4.0-Gb/s All-Digital CDR With 1.0-ps Period Resolution DCO and Adaptive Proportional Gain Control

机译:A 1.0–4.0-Gb/s All-Digital CDR With 1.0-ps Period Resolution DCO and Adaptive Proportional Gain Control

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes the design and implementation of an all-digital clock and data recovery circuit (ADCDR) for multigigabit/s operation. The proposed digitally-controlled oscillator (DCO) incorporating a supply-controlled ring oscillator with a digitally-controlled resistor (DCR) generates wide-frequency-range multiphase clocks with fine resolution. With an adaptive proportional gain controller (APGC) which continuously adjusts a proportional gain, the proposed ADCDR recovers data with a low-jitter clock and tracks large input jitter rapidly, resulting in enhanced jitter performance. A digital frequency-acquisition loop with a proportional control greatly reduces acquisition time. Fabricated in a 0.13-$mu{hbox {m}}$ CMOS process with a 1.2-V supply, the ADCDR occupies 0.074 ${hbox {mm}}^{2}$ and operates from 1.0 Gb/s to 4.0 Gb/s with a bit error rate of less than $10^{-14}$. At a 3.0-Gb/s $2^{31}-1$ PRBS, the measured jitter in the recovered clock is 3.59 ${hbox {ps}}_{rm rms}$ and 29.4 ${hbox {ps}}_{rm pp}$, and the power consumption is 11.4 mW.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号