...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS
【24h】

A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS

机译:A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS

获取原文
获取原文并翻译 | 示例
           

摘要

A 1.2 V 10-bit 100 MS/s Successive Approximation (SA) ADC is presented. The scheme achieves high-speed and low-power operation thanks to the reference-free technique that avoids the static power dissipation of an on-chip reference generator. Moreover, the use of a common-mode based charge recovery switching method reduces the switching energy and improves the conversion linearity. A variable self-timed loop optimizes the reset time of the preamplifier to improve the conversion speed. Measurement results on a 90 nm CMOS prototype operated at 1.2 V supply show 3 mW total power consumption with a peak SNDR of 56.6 dB and a FOM of 77 fJ/conv-step.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号