...
首页> 外文期刊>Design automation for embedded systems >Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems
【24h】

Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems

机译:Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems

获取原文
获取原文并翻译 | 示例
           

摘要

Transaction-Level models have emerged as an efficient way of modeling systems-on-chip, with acceptable simulation speed and modeling accuracy. Nevertheless, the high complexity of current architectures and bus protocols make it very challenging to develop and verify such models. This paper presents the transaction-level models developed at IBM for PowerPC and CoreConnect-based systems. These models can be simulated in a SystemC environment for functional verification and power estimation. Detailed transaction-based power models were developed. Comparisons between the simulated models and real hardware resulted in errors below 15 in timing accuracy, and below 11 in power estimation compared against gate-level power. These results demonstrate the efficiency of our transaction-level models for early analysis and design space exploration.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号