首页> 外国专利> Vertical NPN transistor for 0.35 micrometer node CMOS logic technology

Vertical NPN transistor for 0.35 micrometer node CMOS logic technology

机译:用于0.35微米节点CMOS逻辑技术的垂直NPN晶体管

摘要

A method of fabricating a bipolar transistor concurrently with an MOS device comprising the steps of forming an NPN bipolar transistor by providing a semiconductor wafer (1) having a semiconductor region (3) of predetermined conductivity type having a surface. An emitter region (33) and a collector contact region (35) are formed in and extend to the surface of the semiconductor region (3) of predetermined conductivity type with an implant of the predetermined conductivity type. An intrinsic base region (43) is formed extending to the surface by implanting an impurity of opposite conductivity type in the semiconductor region (3) isolating the emitter region (33) from the semiconductor region of predetermined conductivity type. An insulating layer (49) is formed on the semiconductor region of predetermined conductivity type extending over all transitions at the surface of the predetermined conductivity type to the opposite conductivity type. A portion of the intrinsic base region (43) is then converted to an extrinsic base region (43). A portion of the collector contact (35), a portion of the emitter region (33) and a portion of the extrinsic base region (43) extend to the surface and an electrically conductive silicide (61) is formed at the surface on each of the collector contact (35), emitter region (33) and extrinsic base region (43). A CMOS device is formed in the wafer (1) concurrently with the fabrication of the bipolar transistor.
机译:一种与MOS器件同时制造双极晶体管的方法,该方法包括以下步骤:通过提供具有预定导电类型的具有表面的半导体区域(3)的半导体晶片(1)来形成NPN双极晶体管。通过预定导电类型的注入,在预定导电类型的半导体区域(3)的表面中形成并延伸到发射极区域(33)和集电极接触区域(35)。通过将相反导电类型的杂质注入到将发射极区域(33)与预定导电类型的半导体区域隔离的半导体区域(3)中,形成延伸到表面的本征基极区域(43)。在预定导电类型的半导体区域上形成绝缘层(49),该绝缘层在预定导电类型的表面上的所有过渡处延伸到相反的导电类型。然后将本征基极区(43)的一部分转换为非本征基极区(43)。集电极触点(35)的一部分,发射极区(33)的一部分和非本征基极区(43)的一部分延伸到该表面,并且在每个表面上形成导电硅化物(61)。集电极触点(35),发射极区域(33)和非本征基极区域(43)。在制造双极晶体管的同时,在晶片(1)中形成CMOS器件。

著录项

  • 公开/公告号US6030864A

    专利类型

  • 公开/公告日2000-02-29

    原文格式PDF

  • 申请/专利权人 TEXAS INSTRUMENTS INCORPORATED;

    申请/专利号US19970838840

  • 发明设计人 FRANK S. JOHNSON;ANDREW T. APPEL;

    申请日1997-04-11

  • 分类号H01L21/8249;

  • 国家 US

  • 入库时间 2022-08-22 01:37:43

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号