首页> 外文会议>37~(th) IMAPS Nordic Annual Conference 10-13 September 2000 Helsingor, Denmark >Encapsulation of Large, Densely Populated Die with Small Gap
【24h】

Encapsulation of Large, Densely Populated Die with Small Gap

机译:带有小间隙的大型密集型模具的封装

获取原文
获取原文并翻译 | 示例

摘要

The introduction of underfill, a real breakthrough in the flip chip package industry, gave the solder interconnection technology an unforeseen mechanical robustness and a significant increase in flip-chip solder fatigue resistance. Derivatives from this technology (i.e.x plastic ball grid arrays-PBGA, ceramic ball grid array-CBGA, chip scale packages-CSP, etc.) have been developed in recent years. In essence, these new technologies are meant to mimic the product robustness and reliability performance of the original controlled collapse chip connection (C4) first used by IBM on solid logic technology (SLT) for flip chips in the early sixties. These new technologies were developed to increase both mechanical robustness and fatigue resistance. New interconnection geometry, using essentially the same solder materials as the original C4 joints, were introduced to overcome larger mismatches in components displacements during temperature excursions and to support larger loading such as heatsinks, etc. For electronic packaging, the use of these new interconnections has been as successful as the original C4 technology. However, the environments for these packages became increasingly demanding. Failure mechanisms, believed to be eliminated, or at least alleviated by the new package designs, are again threatening their untegrity and reliability. Dynamic loading, which is induced during vibration and mechanical shocks, results in reliability detractors for CSP and DCA packages in particular. Analytical models and simulation of these mechanisms are proposed. Reliability requirements for flip chip (FC), in particular large die and flip chip on board (FCOB) also referred as direct chip attach (DCA), mandate underfill or encapsulation processes. These processes are well characterized an commonly used on manufacturing lines across the industry to meet the performance and quality goals for electronic packages. New package geometries (smaller gaps, denser arrays, and longer flow distances) that are being developed pose new challenges to the underfilling process as practiced today. For example, new constraints on fluid flow paths will likely require materials with altered chemistries and smaller particle sizes. In addition, the flow out time with traditional materials in these new applications could cause productivity issues on production lines. This paper describes key parameters affecting the flow-out time with new fluid formulations on large test die with small PCB-to-chip gaps.
机译:倒装填充的引入是倒装芯片封装行业的真正突破,它使焊料互连技术具有不可预见的机械强度,并显着提高了倒装芯片的耐疲劳性。近年来,已经开发了这种技术的衍生物(例如,塑料球栅阵列-PBGA,陶瓷球栅阵列-CBGA,芯片级封装-CSP等)。从本质上讲,这些新技术旨在模仿原始的受控塌陷式芯片连接(C4)的产品鲁棒性和可靠性能,该技术最初由IBM在六十年代初期用于固态逻辑技术(SLT)的倒装芯片上使用。开发这些新技术是为了提高机械强度和抗疲劳性。引入了新的互连几何结构,该结构使用与原始C4接头基本相同的焊料材料,以克服温度漂移期间组件位移的较大不匹配并支持更大的负载(如散热器等)。对于电子封装,这些新互连的使用具有与原始的C4技术一样成功。但是,这些软件包的环境要求越来越高。被认为可以消除或至少可以通过新包装设计减轻的失效机制再次威胁着它们的完整性和可靠性。在振动和机械冲击过程中产生的动态负载会导致CSP和DCA封装的可靠性下降。提出了这些机制的分析模型和仿真。倒装芯片(FC)的可靠性要求,特别是大型裸片和板上倒装芯片(FCOB)的可靠性要求,也称为直接芯片连接(DCA),强制性底部填充或封装工艺。这些工艺具有很好的特性,通常在整个行业的生产线上使用,以满足电子封装的性能和质量目标。正在开发的新包装几何形状(更小的间隙,更密集的阵列和更长的流动距离)对当今的底部填充工艺提出了新的挑战。例如,对流体流动路径的新限制可能会要求化学成分改变且颗粒尺寸较小的材料。此外,在这些新应用中使用传统材料浪费时间可能会导致生产线上的生产率问题。本文介绍了在大型测试管芯上具有小的PCB到芯片间隙的新型流体配方中影响流出时间的关键参数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号