首页> 外文会议> >Delay optimization of carry-skip adders and block carry-lookahead adders
【24h】

Delay optimization of carry-skip adders and block carry-lookahead adders

机译:进位跳过加法器和块进位超前加法器的延迟优化

获取原文

摘要

The worst-case carry propagation delays in carry-skip adders and block carry-lookahead adders depend on how the full adders are grouped structurally together into blocks as well as the number of levels. The authors report a multidimensional dynamic programming paradigm for configuring these two adders to attain minimum latency. Previous methods are applicable only to very limited delay models that do not guarantee a minimum latency configuration. Under the proposed delay model, critical path delay is calculated taking into account not only the intrinsic gate delays but also the fanin and fanout contributions.
机译:进位跳过加法器和块超前进位加法器中最坏情况的进位传播延迟取决于全加法器在结构上如何组合为块以及级别数。作者报告了用于配置这两个加法器以获得最小延迟的多维动态编程范例。先前的方法仅适用于无法保证最小延迟配置的非常有限的延迟模型。在提出的延迟模型下,计算关键路径延迟时不仅要考虑固有门延迟,而且还要考虑扇入和扇出的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号