首页> 外文会议>Annual conference on Design automation;Conference on Design automation >Automatic translation of software binaries onto FPGAs
【24h】

Automatic translation of software binaries onto FPGAs

机译:自动将软件二进制文件翻译到FPGA

获取原文

摘要

The introduction of advanced FPGA architectures, with built-in DSP support, has given DSP designers a new hardware alternative. By exploiting its inherent parallelism, it is expected that FPGAs can outperform DSP processors. This paper describes the process and considerations for automatically translating binaries targeted for general DSP processors into Register Transfer Level (RTL) VHDL or Verilog code to be mapped onto commercial FPGAs. The Texas Instruments C6000 DSP processor architecture is chosen as the DSP processor platform, and the Xilinx Virtex II as a target FPGA. Various optimizations are discussed, including data dependency analysis, procedure extraction, induction variable analysis, memory optimizations, and scheduling. Experimental results on resource usage and performance are shown for ten software binary benchmarks. Results show performance gains of 3-20X in the FPGA designs over that of the DSP processors in terms of reductions of execution cycles.
机译:具有内置DSP支持的高级FPGA架构的引入为DSP设计人员提供了一种新的硬件替代方案。通过利用其固有的并行性,可以期望FPGA能够胜过DSP处理器。本文介绍了自动将面向通用DSP处理器的二进制文件转换为要映射到商用FPGA的寄存器传输级(RTL)VHDL或Verilog代码的过程和注意事项。选择德州仪器(TI)C6000 DSP处理器体系结构作为DSP处理器平台,并选择Xilinx Virtex II作为目标FPGA。讨论了各种优化,包括数据依赖性分析,过程提取,归纳变量分析,内存优化和调度。针对十个软件二进制基准,显示了有关资源使用和性能的实验结果。结果显示,在减少执行周期方面,FPGA设计中的性能提升比DSP处理器高出3到20倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号