【24h】

Technology-friendly phase-locked loops

机译:技术友好的阶段锁环

获取原文

摘要

This paper presents recent architectures of the phase-locked loop (PLL) systems which relax technology dependency and provide robust, low-cost frequency generation. The first part of the paper discusses architecture advantages of the dual-path PLL which significantly reduces loop bandwidth variation. The second part of the paper reviews recent hybrid PLL architectures which do not employ the time-to-digital converter (TDC) but still offer technology scalability and leakage current immunity.
机译:本文介绍了最近锁相环(PLL)系统的架构,可放松技术依赖性,提供强大,低成本的频率发电。本文的第一部分讨论了双路PLL的架构优势,这显着降低了环路带宽变化。纸质的第二部分审查了最近的混合PLL架构,不采用时间转换器(TDC),但仍然提供技术可扩展性和泄漏电流免疫力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号