...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 1-GHz logic circuit family with sense amplifiers
【24h】

A 1-GHz logic circuit family with sense amplifiers

机译:具有读出放大器的1 GHz逻辑电路系列

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes a newly developed logic circuit family based on dual-rail bit lines and sense amplifiers that is used extensively in a 1.0-GHz, single-issue, 64-bit PowerPC integer processor, gigahertz unit test site (guTS). The family consists of an incrementor, a count-leading-zero, a rotator, and a read-only memory. Each macro consists of a leaf-cell array, dual-rail bit lines, a row of sense amplifiers, a control block, and peripheral circuits. A common read-out scheme sensing the differential voltage of dual-rail bit lines is used. The hardware was fabricated in a 0.25-/spl mu/m drawn channel length, six-metal-layer (Al) CMOS technology (1.8-V nominal VDD). Wafer testing was performed using a probe card. The macros were tested cycle by cycle by scanning the input data to the read/write address latches and data latches, and scanning the result out from the output receiving latches. Functional testing was performed on guTS macros at frequencies up to 1.0 GHz at 25/spl deg/C with nominal VDD (1.1 GHz for the ROM).
机译:本文介绍了一种基于双轨位线和读出放大器的新开发的逻辑电路系列,该系列广泛用于1.0 GHz,单发行版,64位PowerPC整数处理器,千兆赫单元测试站点(guTS)。该系列由一个增量器,一个计数前导零,一个旋转器和一个只读存储器组成。每个宏由一个叶子单元阵列,双轨位线,一行读出放大器,一个控制块和外围电路组成。使用检测双轨位线的差分电压的通用读出方案。硬件以0.25- / spl mu / m的绘制通道长度,六金属层(Al)CMOS技术(1.8V标称VDD)制造。使用探针卡进行晶片测试。通过将输入数据扫描到读/写地址锁存器和数据锁存器,并从输出接收锁存器中扫描出结果,逐周期测试宏。在guTS宏上以25 / spl deg / C和标称VDD(ROM为1.1 GHz)在高达1.0 GHz的频率上进行了功能测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号