首页> 外文OA文献 >A 200 µA duty-cycled PLL for wireless sensor nodes in 65nm CMOS
【2h】

A 200 µA duty-cycled PLL for wireless sensor nodes in 65nm CMOS

机译:用于65nm CmOs无线传感器节点的200μa占空比pLL

摘要

AbstractudThe design of a duty-cycled PLL (DCPLL) capable of burst mode operation is presented. The proposed DCPLL is a moderately accurate low-power high-frequency synthesizer suitable for use in nodes for wireless sensor networks (WSN). Thanks to a dual loop configuration, the PLL's total frequency error, once in lock, is less than 0.25% from 300 MHz to 1.2 GHz. It employs a fast start-up DCO which enables its operation at duty-cycles as low as 10%. Fabricated in a baseline 65 nm CMOS technology, the DCPLL circuit occupies 0.19 x 0.15 mm2 and draws 200 μA from a 1.3 V supply when generating bursts of 1 GHz signal with a 10% duty-cycle.udud
机译:摘要 ud提出了一种能够突发模式工作的占空比PLL(DCPLL)的设计。拟议中的DCPLL是一种中等精度的低功耗高频合成器,适用于无线传感器网络(WSN)的节点。由于采用了双环路配置,一旦锁定,PLL的总频率误差在300 MHz至1.2 GHz范围内小于0.25%。它采用了快速启动DCO,使其能够以低至10%的占空比工作。 DCPLL电路采用基线65 nm CMOS技术制造,占地0.19 x 0.15 mm2,在产生占空比为10%的1 GHz信号突发时,从1.3 V电源汲取200μA电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号