首页> 外文会议>42nd international symposium on microelectronics (IMAPS 2009) >Parallel Algorithms for Power and Signal Integrity Analysis of High-Speed Designs
【24h】

Parallel Algorithms for Power and Signal Integrity Analysis of High-Speed Designs

机译:高速设计的功率和信号完整性分析的并行算法

获取原文
获取原文并翻译 | 示例

摘要

Modern VLSI designs are posing everrnincreasing challenges for computer-aided design tools.rnThis paper provides an overview of recent developments inrnparallel algorithms for signal and power integrity analysisrnin high-speed designs. Efficient partitioning andrnsimulation algorithms have been developed employingrnwaveform relaxation iterations for application to signalrnand power integrity analysis. Unlike direct solvers, therndescribed algorithms are highly parallelizable and yieldrnsignificant speed-ups. Numerical examples are presentedrnto demonstrate the validity and efficiency of the presentedrnmethods.
机译:现代VLSI设计对计算机辅助设计工具提出了越来越大的挑战。本文概述了高速设计中信号和电源完整性分析并行算法的最新发展。已经开发出了有效的划分和模拟算法,该算法利用波形弛豫迭代来应用于信号和功率完整性分析。与直接求解器不同,所描述的算法具有高度可并行性,并且收益率显着提高。数值算例表明了所提方法的有效性和有效性。

著录项

  • 来源
  • 会议地点 San Jose CA(US);San Jose CA(US)
  • 作者单位

    Department of Electronics, Carleton University 1125 Colonel By Dr, Ottawa, Ontario K1S5B6, Canada;

    rnDepartment of Electronics, Carleton University 1125 Colonel By Dr, Ottawa, Ontario K1S5B6, Canada;

    rnDepartment of Electronics, Carleton University 1125 Colonel By Dr, Ottawa, Ontario K1S5B6, Canada;

    rnDepartment of Electronics, Carleton University 1125 Colonel By Dr, Ottawa, Ontario K1S5B6, Canada;

    rnDepartment of Electronics, Carleton University 1125 Colonel By Dr, Ottawa, Ontario K1S5B6, Canada;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 微电子学、集成电路(IC);
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号