首页> 外文会议>IEEE/ACS International Conference on Computer Systems and Applications >Area and delay aware approaches for realizing multi-operand addition on FPGAs using two-operand adders
【24h】

Area and delay aware approaches for realizing multi-operand addition on FPGAs using two-operand adders

机译:使用二操作数加法器在FPGA上实现多操作数加法的面积和延迟感知方法

获取原文

摘要

Multi-operand addition is found in many real-life applications. In this paper, we propose two approaches for realizing multi-operand addition using two-operand adders on Field Programmed Gate Arrays (FPGAs). The proposed approaches reduce the area of the final implementation while reducing its propagation delay. We focus on the case where the operands are of different sizes.
机译:在许多实际应用中都发现了多操作数加法。在本文中,我们提出了两种在现场编程门阵列(FPGA)上使用二操作数加法器实现多操作数加法的方法。所提出的方法减小了最终实现的面积,同时减小了其传播延迟。我们关注的是操作数大小不同的情况。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号