首页> 外文学位 >Design techniques for high speed low voltage and low power non-calibrated pipeline analog to digital converters.
【24h】

Design techniques for high speed low voltage and low power non-calibrated pipeline analog to digital converters.

机译:高速低压低功耗非校准流水线模数转换器的设计技术。

获取原文
获取原文并翻译 | 示例

摘要

The profound digitization of modern microelectronic modules made Analog-to Digital converters (ADC) key components in many systems. With resolutions up to 14bits and sampling rates in the 100s of MHz, the pipeline ADC is a prime candidate for a wide range of applications such as instrumentation, communications and consumer electronics. However, while past work focused on enhancing the performance of the pipeline ADC from an architectural standpoint, little has been done to individually address its fundamental building blocks. This work aims to achieve the latter by proposing design techniques to improve the performance of these blocks with minimal power consumption in low voltage environments, such that collectively high performance is achieved in the pipeline ADC.;Towards this goal, a Recycling Folded Cascode (RFC) amplifier is proposed as an enhancement to the general performance of the conventional folded cascode. Tested in Taiwan Semiconductor Manufacturing Company (TSMC) 0.18microm Complementary Metal Oxide Semiconductor (CMOS) technology, the RFC provides twice the bandwidth, 8--10dB additional gain, more than twice the slew rate and improved noise performance over the conventional folded cascode---all at no additional power or silicon area. The direct auto-zeroing offset cancellation scheme is optimized for low voltage environments using a dual level common mode feedback (CMFB) circuit, and amplifier differential offsets up to 50mV are effectively cancelled. Together with the RFC, the dual level CMFB was used to implement a sample and hold amplifier driving a single-ended load of 1.4pF and using only 2.6mA; at 200MS/s better than 9bit linearity is achieved. Finally a power conscious technique is proposed to reduce the kickback noise of dynamic comparators without resorting to the use of pre-amplifiers. When all techniques are collectively used to implement a 1Vpp 10bit 160MS/s pipeline ADC in Semiconductor Manufacturing International Corporation (SMIC) 0.18microm CMOS, 9.2 effective number of bits (ENOB) is achieved with a near Nyquist-rate full scale signal. The ADC uses an area of 1.1mm2 and consumes 42mW in its analog core. Compared to recent state-of-the-art implementations in the 100-200MS/s range, the presented pipeline ADC uses the least power per conversion rated at 0.45pJ/conversion-step.
机译:现代微电子模块的深刻数字化使其成为许多系统中的模数转换器(ADC)的关键组件。流水线ADC具有高达14位的分辨率和100s MHz的采样率,是仪表,通信和消费电子等广泛应用的主要候选产品。但是,尽管从架构的角度来看,过去的工作集中在增强流水线ADC的性能上,但是很少有工作可以单独解决其基本构建模块。这项工作旨在通过提出设计技术以在低压环境下以最小的功耗改善这些模块的性能来实现后者,从而在流水线ADC中共同实现高性能。朝着这个目标,一个可折叠折叠式共源共栅(RFC)提出了一种放大器,以增强常规折叠共源共栅的整体性能。 RFC经过台湾半导体制造公司(TSMC)0.18微米互补金属氧化物半导体(CMOS)技术的测试,与传统的折叠共源共栅共栅双绞线相比,RFC提供两倍的带宽,8--10dB的额外增益,两倍以上的压摆率和改善的噪声性能。 -全部没有额外的功率或硅面积。使用双电平共模反馈(CMFB)电路针对低压环境优化了直接自动归零失调消除方案,有效消除了高达50mV的放大器差分失调。双电平CMFB与RFC一起用于实现采样保持放大器,该放大器驱动1.4pF单端负载并仅使用2.6mA电流。以200MS / s的速度实现了优于9位的线性度。最后,提出了一种功耗意识技术,以降低动态比较器的反冲噪声,而无需诉诸前置放大器的使用。当所有技术一起用于在半导体制造国际公司(SMIC)0.18microm CMOS中实现1Vpp 10位160MS / s流水线ADC时,将以接近奈奎斯特速率的满量程信号实现9.2有效位数(ENOB)。 ADC使用的面积为1.1mm2,其模拟内核的功耗为42mW。与最近的100-200MS / s范围内的最新实现方式相比,本发明的流水线ADC每次转换使用的功率最低,额定值为0.45pJ /转换步长。

著录项

  • 作者

    Assaad, Rida Shawky.;

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2009
  • 页码 239 p.
  • 总页数 239
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号