首页> 外文会议>IEEE/ACM International Conference on Computer-Aided Design >Diastolic Arrays: Throughput-Driven Reconfigurable Computing
【24h】

Diastolic Arrays: Throughput-Driven Reconfigurable Computing

机译:舒张阵列:吞吐量驱动的可重新配置计算

获取原文

摘要

Diastolic arrays are arrays of processing elements that communicate exclusively through First-In First-Out (FIFO) queues. FIFO virtualization units enable relaxed timing of data transfers, and include hardware support to guarantee bandwidth and buffer space for all data transfers, which may follow composite paths through the network. We show that the architecture of diastolic arrays enables efficient synthesis from high-level specifications of communicating finite state machines so average throughput is maximized. Preliminary results are presented on an H.264 decoding benchmark.
机译:舒张压阵列是处理元件的阵列,它专门通过首先进入(FIFO)队列进行通信。 FIFO虚拟化单位使数据传输的放宽定时,并包括硬件支持,以保证所有数据传输的带宽和缓冲空间,这可以遵循网络的复合路径。我们表明,舒张阵列的架构能够从通信有限状态机的高级规格中有效合成,因此平均吞吐量最大化。初步结果显示在H.264解码基准中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号