【24h】

Architectural improvements for field programmable counter arrays

机译:现场可编程计数器阵列的体系结构改进

获取原文
获取原文并翻译 | 示例

摘要

The Field Programmable Counter Array (FPCA) was introduced to improve FPGA performance for arithmetic circuits. An FPCA is a reconfigurable IP core that can be integrated into an FPGA. To exploit the FPCA, a circuit is transformed by merging disparate addition and multiplication operations into large multi-input addition operations, which are synthesized as compressor trees on the FPCA; the remaining portion of the circuit is synthesized on the FPGA. This paper presents a series of architectural improvements to the FPCA that reduce routing delay, increase flexibility and component utilization, and simplify the integration process. Using an FPGA containing six FPCAs, we observed average and maximum speedups of 1.60x and 2.40x on a set of arithmetic benchmarks>>> af++ US6727726B1 . 2004-04-27

机译:包括缓冲器模块的现场可编程门阵列架构以及在现场可编程门阵列中分配缓冲器模块的方法

  • 机译:现场可编程门阵列,现场可编程门阵列开发工具以及现场可编程门阵列开发方法

  • 机译:用于实现具有可编程时钟偏斜的现场可编程门阵列架构的方法和装置

  • 获取原文

    客服邮箱:kefu@zhangqiaokeyan.com

    京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
    • 客服微信

    • 服务号