首页> 外文学位 >Low power high speed and high accuracy design methodologies for pipeline Analog-to-Digital Converters.
【24h】

Low power high speed and high accuracy design methodologies for pipeline Analog-to-Digital Converters.

机译:适用于流水线模数转换器的低功耗,高速,高精度设计方法。

获取原文
获取原文并翻译 | 示例

摘要

Different aspects of power optimization of a high-speed, high-accuracy pipeline Analog-to-Digital Converters (ADCs) are considered to satisfy the current and future needs of portable communication devices. First power optimized design strategies for the amplifiers are introduced. Closed form expressions of power w.r.t settling requirements are presented to facilitate a fair comparison and selection of the amplifier structure. Next a new low offset dynamic comparator has been designed. Simulation based sensitivity analysis is performed to demonstrate the robustness of the new comparator with respect to stray capacitances, common mode voltage errors and timing errors. With simplified amplifier power model along with the use of dynamic comparators, a method to optimize the power consumption of a pipeline ADC with kT/C noise constraint is also developed. The total power dependence on capacitor scaling and stage resolution is investigated for a near-optimal solution.;After considering the power requirements of a pipeline ADC, design and statistical modeling of over-range protection requirements is investigated. Closed form statistical expressions for the over-range requirements are developed to assist in the allocation of the error budgets to different pipeline blocks. A new over-range protection algorithm is also developed that relaxes the amplifier design and power requirements.;Finally, two new CMOS Schmitt trigger designs are proposed which can be used as clock inputs for the pipeline ADC. In the new designs, sizing of the feedback inverters is used for independent trip point control. The new designs have also a modest reduction in sensitivity to process variations along with immunity to the kick-back noise without the addition of path delay.
机译:高速,高精度管道模数转换器(ADC)的功率优化的不同方面被认为可以满足便携式通信设备的当前和未来需求。首先介绍了功率放大器的功率优化设计策略。提出了功率稳定要求的闭式表达式,以便于公平比较和选择放大器结构。接下来,设计了一个新的低失调动态比较器。进行了基于仿真的灵敏度分析,以证明新比较器相对于杂散电容,共模电压误差和时序误差的鲁棒性。利用简化的放大器功率模型以及动态比较器,还开发了一种优化具有kT / C噪声约束的流水线ADC功耗的方法。研究了总功率对电容器缩放比例和级分辨率的依赖性,从而得出了最佳解决方案。在考虑了管线ADC的功率要求之后,研究了超范围保护要求的设计和统计模型。开发了针对超范围需求的闭式统计表达式,以帮助将错误预算分配给不同的管道块。还开发了一种新的超范围保护算法,可以放宽放大器的设计和功率要求。最后,提出了两种新的CMOS施密特触发器设计,可用作流水线ADC的时钟输入。在新设计中,反馈逆变器的尺寸用于独立的跳变点控制。新设计在不增加路径延迟的情况下,对工艺变化的敏感性以及对反冲噪声的抵抗能力也有所降低。

著录项

  • 作者

    Katyal, Vipul.;

  • 作者单位

    Iowa State University.;

  • 授予单位 Iowa State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2008
  • 页码 152 p.
  • 总页数 152
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号